

## Vector Processor

Performance Simulator

Akshath Mahajan, Rugved Mhatre



#### **Overview of Architecture**



- Execute
- Decode
- Dispatch To Queues
- Pop From Queues
- Fetch New Instruction



```
Akshath Mahajan, 1 hour ago | 2 authors (You and others)
class BusyBoard():
   def __init__(self, length: int):
        self.length = length
        self.statuses = ['free' for _ in range(self.length)]
    def setBusy(self, idx = 0):
        if idx < self.length:</pre>
            self.statuses[idx] = 'busy'
        else:
            print(idx, self.length)
            print("ERROR - Invalid index access in the busy board!")
    def clearStatus(self, idx = 0):
        if idx < self.length:</pre>
            self.statuses[idx] = 'free'
        else:
            print("ERROR - Invalid index access in the busy board!")
    def getStatus(self, idx = 0):
        if idx < self.length:</pre>
            return self.statuses[idx]
        else:
            print("ERROR - Invalid index access in the busy board!")
            return None
```

```
Akshath Mahajan, 2 days ago | 2 authors (Akshath Mahajan and others)
class FU(BusyBoard):
    def __init__(self, name):
        super().__init__(1)
        self.cycles = 0
        self.instr = None
        self.name = name
    def addInstr(self, instr):
        self.instr = instr
        self.cycles = instr["cycles"]
        self.setBusy()
    def decrement(self):
        self.cycles -= 1
        if self.cycles == 0:
            self.clearStatus()
            return True
        return False
    def __str__(self):
        return self.name
```



```
def execute(self):
    # instr has FU
   FUS = [self.ScalarU, self.VectorLS, self.VectorADD, self.VectorDIV, self.VectorMUL, self.VectorSHUF]
   for fu in FUs:
        if fu.name == "ScalarU":
           if fu.getStatus() == "busy" and fu.instr["instructionWord"] in self.wait_instrs:
                fu.clearStatus()
                c = False
               # print(self.fu_filled(), self.q_instrs_before(fu.instr["instr_idx"]))
               if self.fu_filled() or self.q_instrs_before(fu.instr["instr_idx"]):
                    # If FU is filled or there are instrs that need to be executed before instr in the queue
                    c = True
                fu.setBusy()
               self.timing_diagram[fu.instr["instr_idx"]].append(("D", self.cycle))
                if c:
                    continue
        if fu.getStatus() == "busy":
           # print("FU {} is busy {}".format(fu, fu.cycles))
           clear_operands = fu.decrement()
           self.timing_diagram[fu.instr["instr_idx"]].append(("E", self.cycle))
           if clear_operands:
                operands = fu.instr["operand_with_type"]
                fu.instr = None
                for (idx, _type) in operands:
                   if _type == "scalar":
                        self.SRFBB.clearStatus(idx)
                    if _type == "vector":
                        self.VRFBB.clearStatus(idx)
```





```
def pop_from_queues(self):
   Qs = [self.VDQ, self.VCQ, self.SCQ]
    _mapping = {
       "VectorLS": self.VectorLS, "VectorADD": self.VectorADD, "VectorMUL": self.VectorMUL, "VectorDIV": self.VectorDIV,
       "VectorSHUF": self.VectorSHUF, "ScalarU": self.ScalarU}
    for q in Qs:
       for instr in q.queue:
           self.timing_diagram[instr["instr_idx"]].append(("D", self.cycle))
    for a in Os:
       if len(q) > 0:
           if self.ScalarU.getStatus() == "busy" and self.ScalarU.instr["instructionWord"] in self.wait_instrs:
               # If a wait instruction is being processed
               instr = q.getNextInQueue()
               if instr["instr_idx"] > self.ScalarU.instr["instr_idx"]:
                   # If this q has instr after the wait instrathen go to next q Akshath Mahajan, 7 hours ago • Fixe
           instr = q.pop()
           fu = _mapping[instr["functionalUnit"]]
           if fu.getStatus() == "free" and not self.operands_in_flight(instr):
                fu.addInstr(instr)
               operands = instr["operand with type"]
               for (operand, _type) in operands:
                   if operand != None:
                       if _type == "scalar":
                           bb = self.SRFBB
                            bb = self.VRFBB
                       bb.setBusy(operand)
                g.unpop(instr)
```



# **Testing**

## **Base Configuration**

- 1 Scalar Functional Unit
- 1 Vector Load/Store Functional Unit
- 1 Vector Add/Subtract Functional Unit
- 1 Vector Multiply Functional Unit
- 1 Vector Divide Functional Unit
- 1 Vector Shuffle Functional Unit



### **Dispatch Queue Configuration**

- · Vector Data Queue Depth 4
- · Vector Compute Queue Depth 4
- · Scalar Compute Queue Depth 4



## **Vector Data Memory Configuration**

- Vector Data Memory Banks 16
- Vector Data Memory Bank Busy Time 2
- Vector Load/Store Pipeline Depth 11



## **Vector Compute Configuration**

- Vector Lanes 4
- Vector Add/Sub Pipeline Depth 2
- · Vector Multiply Pipeline Depth 12
- Vector Divide Pipeline Depth 8
- Vector Shuffle Pipeline Depth 5



| Cycles | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | 32 | 33 | 34 | 35 | 36 | 37 | 38 | 39 | 40 | 41 | 42 | 43 | 44 | 45 |
|--------|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| LV     | F | D | Ε | Ε | Ε | Ε | Ε | Ε | Ε | Ε  | Ε  | Ε  | В  | 0  | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 |
| HALT   |   | F | D | D | D | D | D | D | D | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  |

#### Simple Load Vector Program



| 0        | Banks                                    | 39       | B 26 |
|----------|------------------------------------------|----------|------|
| Cycles   | LV 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 | 40       | B 27 |
| 1        | F                                        | 41       | B 28 |
| 2        | D                                        | 42       | B 29 |
| 3        | E                                        | 43       | B 30 |
| 4        | E                                        | 44       | B 31 |
| 5        | E                                        | 45       | 32 B |
| 6        | E                                        | 46       | B 33 |
| 7        | E                                        | 47       | B 34 |
| 8        | E                                        | 48       | B 35 |
| 9        | E                                        | 49       | B 36 |
| 10       | E                                        | 50       | B 37 |
| 11       | E                                        | 51       | B 38 |
| 12       | E                                        | 52       | B 39 |
| 13       | 0                                        | 53       | B 40 |
| 14       | B 1                                      | 54<br>55 | B 41 |
| 15       | B 2                                      | 55       | B 42 |
| 16       | В 3                                      | 56       | B 43 |
| 17       | B 4                                      | 57       | B 44 |
| 18       | B 5                                      | 58       | B 45 |
| 19       | B 6                                      | 59       | B 46 |
| 20       | B 7                                      | 60       | B 47 |
| 21       | B 8                                      | 61       | 48 B |
| 22       | В 9                                      | 62       | B 49 |
| 23       | B 10                                     | 63       | B 50 |
| 24       | B 11                                     | 64       | B 51 |
| 25       | B 12                                     | 65       | B 52 |
| 26       | B 13                                     | 66       | B 53 |
| 27       | B 14                                     | 67       | B 54 |
| 28       | 16 B 15                                  | 68       | B 55 |
| 29<br>30 | 16 B 17                                  | 69       | B 56 |
| 31       | B 17                                     | 70       | B 57 |
| 32       | B 18                                     | 71       | B 58 |
| 33       | B 20                                     | 72       | B 59 |
| 34       | B 21                                     | 73       | B 60 |
| 35       | B 21                                     | 74       | B 61 |
| 36       | B 23                                     | 75       | B 62 |
| 37       | B 24                                     | 76       | B 63 |
| 38       | B 25                                     | 77       | В    |
| 38       | B 25                                     |          | В    |

#### Simple Load Vector Program - Memory Bank View



## Results



#### **Base Configuration**





#### Impact of Number of Lanes (Simple Dot Product)





Impact of Number of Lanes (Fully Connected Layer)





#### Impact of Number of Lanes (Convolution)





#### Impact of VCQ Depth (Simple Dot Product)





#### Impact of VCQ Depth (Fully Connected Layer)





#### Impact of VCQ Depth (Convolution)



## **Impact of VDQ Depth**

- VDQ Depths doesn't change the number of cycles for depth of 2, 4, 8, 16, 32
- · Since we have only one Vector Load Store Unit



## **Impact of Prime Banks**

| vdNum     | Dot Product | Fully Connected | Convolution   |
|-----------|-------------|-----------------|---------------|
| 2         | 2763        | 413747          | 541469        |
| <u>3</u>  | 2763        | <u>284723</u>   | <u>251165</u> |
| 4         | 2763        | 413747          | 251165        |
| 8         | 2763        | 413747          | 251165        |
| 16        | 2763        | 413747          | 251165        |
| <u>17</u> | 2763        | <u>284723</u>   | <u>251165</u> |
| <u>19</u> | 2763        | <u>284723</u>   | <u>251165</u> |
| <u>29</u> | 2763        | 284723          | <u>251165</u> |
| 32        | 2763        | 413747          | 251165        |
| 64        | 2763        | 413747          | 251165        |



# Optimization



#### **Increased VRF Read Ports**





#### Increased Vector Length (VLR = 128)



## Conclusion

#### **Conclusion**

- · Lanes matter the most
- · Compute Queues Depth of 8 is the sweet spot
- Data Queue Depth doesn't matter at all, as we have only one Vector Load Store Unit
- · Fully Connected is memory bound, prime banks helps.
- Convolution is compute bound.



#### Conclusion

- Increasing the Read Ports to the VRFs helps in the execution of more FUs in parallel.
- A longer vector length, doesn't translate well into high performance



# Questions?

